# **ACADEMIA**

Accelerating the world's research.

# Pipelined Parallel LZSS for Streaming Data Compression on GPGPUs

Adnan Ozsoy

# Cite this paper

Downloaded from Academia.edu 🗷

Get the citation in MLA, APA, or Chicago styles

# **Related papers**

Download a PDF Pack of the best related papers 2



Accelerating Lossless Compression with GPU
Dhammika Marasinghe

CULZSS: LZSS Lossless Data Compression on CUDA Adnan Ozsoy

Floating-point data compression at 75 Gb/s on a GPU

Martin Burtscher

# Pipelined Parallel LZSS for Streaming Data Compression on GPGPUs

Adnan Ozsoy
School of Informatics and Computing,
Indiana University, Bloomington
aozsoy@indiana.edu

Martin Swany School of Informatics and Computing, Indiana University, Bloomington swany@indiana.edu Arun Chauhan

School of Informatics and Computing,

Indiana University, Bloomington

achauhan@indiana.edu

Abstract—In this paper, we present an algorithm and provide design improvements needed to port the serial Lempel-Ziv-Storer-Szymanski (LZSS), lossless data compression algorithm, to a parallelized version suitable for general purpose graphic processor units (GPGPU), specifically for NVIDIA's CUDA Framework. The two main stages of the algorithm, substring matching and encoding, are studied in detail to fit into the GPU architecture. We conducted detailed analysis of our performance results and compared them to serial and parallel CPU implementations of LZSS algorithm. We also benchmarked our algorithm in comparison with well known, widely used programs; GZIP and ZLIB. We achieved up to 34x better throughput than the serial CPU implementation of LZSS algorithm and up to 2.21x better than the parallelized version.

Keywords-Lossless data compression, LZSS, GPU, CUDA

#### I. Introduction

Lossless data compression can be used to reduce storage requirements as well as improve data communication performance by reducing the amount of data that needs to be transferred over an I/O channel. These improvements in storage and communication come at the cost of increased processing requirements in compressing and decompressing the data. Lossless compression algorithms are computationally intensive, and while they may reduce the volume of data, they may not improve overall I/O performance. However, with a growing number of applications working with petascale data, the problem of scaling data movement has gained critical importance, and compression at the producers and consumers of the data may be the only viable option. In this paper, we present an investigation into using GPU cards designed for general purpose computing (GPGPUs) to accomplish fast data compression and decompression, freeing the CPU to perform the main computation.

Several compelling reasons make GPGPUs attractive for performing data compression. First, GPGPUs are asynchronous coprocessors, able to run user tasks concurrently with the CPU, enabling latencies of compression tasks to be hidden through careful software pipelining. Second, large memory bandwidth with direct memory access (DMA) makes it possible to transfer large amounts of data between the CPU main memory and the GPU memory. Third, direct channels between multiple GPGPUs and between GPGPUs and I/O devices on emerging systems provide a potential to improve I/O performance further by offloading I/O

communication to the coprocessors. Finally, emergence of supercomputing architectures based on hybrid CPU-GPU nodes has increased the availability of GPGPUs, making an effort to leverage them worthwhile.

Unfortunately, lossless compression is not inherently parallel, creating a challenge in porting the compression algorithms to GPGPUs that achieve high performance primarily through large-scale fine-grained data parallelism. In this paper we present a pipelined parallel lossless compression algorithm that can attain rates suitable for data compression on the fly. We achieve high performance by creating a software pipeline between CPU and GPU and by tuning the algorithm for the hardware idiosyncrasies of modern GPGPUs, including their non-traditional memory hierarchy and hardware coalescing of regular vectorized reads from memory.

One of the most popular lossless data compression algorithms is Lempel-Ziv-Storer-Szymanski (LZSS), which belongs to the LZ family of algorithms. The core idea in LZ family of compressors is finding redundant strings and replacing them by previously visited common copies. LZSS is a variation of LZ77 that uses fewer bits to indicate encoding [1], [2]. We chose the LZSS compression algorithm for its one-pass characteristic, as unlike several other compression multi-pass algorithms [3], [4] a single pass allows stream processing. Our algorithm is based on the preliminary work published earlier on LZSS, called CULZSS [5].

We make the following contributions:

- 1) Identification of several optimizations to improve the GPU performance of LZSS;
- A software-pipelined version of LZSS, suitable for leveraging GPGPUs for data compression in a streaming scenario:
- Making the GPU-enabled LZSS tunable by exposing a selectable tradeoff between compression rate and compression ratio; and
- 4) Performance evaluation of the algorithm, compared to CPU-based parallel and sequential implementations of LZSS algorithm, as well as with GZIP and ZLIB—two well known compressors that use LZ-based algorithms.

We begin with an overview of prior and related research work.

#### II. RELATED WORK

Lossless data compression is a broad field that has been investigated by many research communities. There is a large body of work on compression algorithms and their applications. In this section we only focus on GPU-based efforts on lossless compression.

Balevic investigated run-length encoding (RLE) on GPUs [6]. They got improved performance on GPU, although, compared only to a serial version of RLE on the CPU. Our goal has been to achieve better performance in our GPU implementation than multi-threaded compression running on a modern multi-core CPU.

Some previous efforts have proposed GPU-based lossless compression targeting specific types of data. Fang et al. proposed RLE-based compression for compressing databases, leveraging certain redundancy elimination techniques, on GPUs [7]. O'Neil et al. introduced an algorithm specifically for compressing double-precision floating point data, called GFC [8]. Our algorithm works on raw bytes and we present evaluation results on data from a variety of sources.

Cloud et al. studied Huffman encoding on GPUs [9], and while Patel et al. presented the steps needed to port the BZIP2 algorithm to GPUs, they achieved no performance improvement even over the serial CPU implementation [10]. In general, compression algorithms relying on statistical modeling, such as Huffman coding, seem to be harder to optimize for GPU architectures than dictionary-based approaches, such as LZSS. In LZSS, compression proceeds in chunks that are independent, unless the chunks reside in the same buffer. This allows the chunks to be distributed and compressed concurrently. Moreover, LZSS does not require multiple passes over the data, which is the case for statistical encoding, making LZSS a good candidate for building a streaming compressor.

The work in this paper builds on CULZSS, by Ozsoy et al., which is a parallel LZSS algorithm for GPUs, using CUDA [5]. We substantially improve the basic CULZSS algorithm by reducing control-flow divergence, making better use of the CUDA memory hierarchy, and overlapping CPU and GPU execution. We explore several versions that fit different possible scenarios. Finally, we transformed the algorithm to work in a software pipeline across the CPU and the GPU, enabling it to operate on a stream of data.

#### III. BACKGROUND

# A. LZSS algorithm

The original LZSS algorithm has two main stages that are visited repeatedly for every character in the file until the file is completely encoded.

The first stage finds the matching information for a given string. It works by searching the previously encoded data, called sliding history buffer. Initially there is no history and the buffer is filled with predetermined data. The character at the current position and the subsequent uncoded characters are also put into another buffer, called uncoded lookahead buffer. For each character in the file, the searching process looks for the longest substring in the sliding history buffer that matches the uncoded lookahead buffer, starting with that character.

Figure 1 shows an example string and how this stage finds matches. In the example, an uncoded lookahead buffer has character 'a' at the beginning and search looks into the sliding history buffer for substrings starting with 'a'. The first match is the first character of sliding history and the following 'bc' characters also match with uncoded lookahead. We call the three-character match a 3-matching. The algorithm proceeds along the buffer to find all matches and keeps track of the longest one. In the example, the longest one is a 4-matching.



Figure 1. An example of the matching stage

The second stage stores the encoding information. The match needs to be long enough to amortize the cost of encoding, otherwise, the character is written as it is.

To parallelize these stages, two versions have been proposed in CULZSS by Ozsoy etc. [5]. The first stage is parallelized by dividing the file into chunks and distributing them to CUDA thread blocks. In each block, each thread reads one character of the uncoded lookahead buffer at a time and looks for matching substrings that start with that character. After these stages, the generated data consist of each character's matching information. However, there is redundant information that needs to be eliminated. Figure 2 illustrates the elimination step. Ozsoy et al. describe the strategy in greater detail [5]. We discuss some of the details relevant for this paper, later in Section IV.



Figure 2. An illustration of eliminating the redundant data

#### B. Related GPU architecture

GPU architectures are widely studied and described in several published documents [11], [12], [13], [14]. Here, we

only discuss those key GPU capabilities that influenced our algorithm.

One of the main important architectural components that needs special attention in CUDA programming is memory. CUDA exposes five memory types: global, constant, texture, shared memory and registers. Global memory is relatively large, but slow. Texture and constant memories are cached by the hardware and are read-only. These three memory types are accessible by all threads. Shared memory is relatively fast, but only accessible by the threads in the same block. The limited size of shared memory as well as thread-private registers makes it necessary to pay special attention to their usage [12].

Another critical component is thread scheduling. In CUDA architecture, the threads are scheduled and executed in groups of 32, called *warps*. The thread blocks are partitioned into warps and then scheduled for execution by a warp scheduler. The SIMD architecture requires that each thread in a warp execute the same instruction at a given time. A thread-dependent control-flow divergence, such as one caused by a data-dependent conditional branch, causes certain threads in a warp to be temporarily disabled. When the threads exit the branch, the paths merge and the threads resume on the same execution path [12]. This behavior turns out to be crucial in optimizing code on GPUs.

The CUDA framework supports asynchronous concurrent execution between CPU and GPU. This provides the opportunity to overlap computations of CPU and GPU, letting GPU be treated as a coprocessor to which portions of computational work may be offloaded.

The CUDA development environment also includes a CUDA profiler. We used the CUDA profiler to get feedback for memory-access efficiency and per-function performance metrics, which we discuss in Section VI.

#### IV. OPTIMIZING GPU PERFORMANCE

This section describes our improvements to Ozsoy et al.'s CULZSS algorithm [5], driven by optimizations for memory hierarchy and eliminating control-flow divergence.

## A. Algorithmic improvements

As discussed in Section III-B, a warp of threads execute in lock-step, therefore, the execution is most efficient when all threads of a warp agree on their execution path [12]. Divergent control flow in the threads of a warp in CULZSS reduces the efficiency of its execution. This occurs mainly in the matching phase of CULZSS.

If there is a match in the first character then CULZZ reads the subsequent characters from the uncoded lookahead buffer in a loop until it hits a non-matching character. After the process finishes the encoded information is recorded. Algorithm 1 outlines the steps. However, this approach results in divergent paths in the execution of individual CUDA threads, since if one thread has a match, it needs

to continue the loop to find the maximal match. The threads that do not loop are disabled by the hardware until the looping threads converge back by eventually exiting the loop. In the worst case, only one thread might be in the matching loop for every run and all other threads might be idle, resulting in significant performance loss.

```
Algorithm 1 Matching - CULZSS

while i < buffer\_length do

if history[i + tid] == lookahead[j + tid] then

while MATCH do

j = j + 1 //Check for more matches

end while

Update MAX matching

end if

j = 0, i = i + 1 //Reset matching information

end while

Store matching information
```

We eliminate the divergence in control flow by using a strategy that we call *state-based matching*. Each thread can be in either a matching or a non-matching state. If there is a match for the given character and the thread is not in matching state, it enters the matching state and records the location of the matched character. If the thread is already in matching state, it increments the length of the matching. If the given character is not a match and the thread is not in matching state, the thread continues the search. If a thread is in matching state and hits a non-matching character it indicates the end of the match. The thread records the length and location information, if the just concluded match is longer than the earlier longest matching. Algorithm 2 outlines these steps.

This design eliminates the inner loop when there is a match and greatly reduces control-flow divergence. The shared-memory access is improved for each thread by accessing only one character per step. It also improves data access times since it reads a block of data once, which is then consumed by all threads.

```
Algorithm 2 Matching - Optimized
```

```
while i < buffer\_length do

if history[i+tid] == lookahead[j+tid] then

j = j+1 //Increment match length

else

Update MAX matching

j = 0 //Exit matching state

end if

i = i+1
end while

Store matching information
```

#### B. Architecture-oriented optimizations

Memory choice: We utilize texture memory in order to leverage hardware caching. This results in significant performance improvement. Unfortunately, the texture memory is usually much smaller than the GPU global memory—for the GPU cards that we used (Compute Capability 2.0), the maximum size of texture memory was 128 MB. This limits its use to relatively small file sizes. However, Section V describes how software pipelining can get around this limitation.

Data structure choice: Compression rate (throughput) and compression ratio (amount of compression) are two opposing goals in most compression algorithms. A network that needs to keep up with a fast communication channel may use an algorithm optimized for high compression rate, at the cost of lower compression ratio. In another scenario, a dedicated backup engine may have space constraints, but could tolerate longer execution times and would opt for better compression ratio.

We have designed our algorithm to make these tradeoffs available to users. In order to achieve higher compression ratio, we expand the search space, which in return increases the chances of finding a longer match. This is implemented by increasing the size of the history buffer. Our implementation provides three versions with history buffer sizes of 512, 256, and 128 bytes.

The other direction of the tradeoff is increasing compression rate by, potentially, giving up some compression ratio. The straightforward approach of decreasing the search space by decreasing the history buffer size turns out to be inadequate. If the buffer size is too small the compression algorithm fails to achieve any significant compression because there is limited chance of finding enough matches to amortize the cost of encoding. We found that we needed a history buffer, at least, 128 bytes long in order to achieve compression. Standard techniques to improve search time, such as, sorting and hashing, are not useful on GPUs due to prohibitively high cost of dynamic allocation in CUDA. These techniques did not result in any performance improvement in our experiments.

We observe that a match only counts as a match if there are enough characters to amortize the cost of the encoding. In our case, the minimum count is two bytes. Thus, a single character match is inconsequential. Nevertheless, the algorithm searches for matches on single characters. Instead, if we search on two bytes (short int type instead of a char type) we expect the search time to be reduced by half. However, we lose some opportunities for matches that start with the second character of the two-byte groups. For example, if the history buffer is {abcdabdeac} and the lookup buffer is {abdeadde}, the algorithm searching on substrings of two characters sees the history buffer to be {ab,cd,ab,de,ac} and the lookup buffer to be {ab, de, ad, de}. A thread could find the match for {abde} in two lookups,

instead of four. The next thread would start the search from the next substring  $\{de\}$ , not the next character  $\{b\}$  after  $\{a\}$ . The problem with this approach is that the best match is not four characters long, but five:  $\{abdea\}$ . The search performed on two characters at a time fails to catch this longest match.

This can be prevented by having substrings starting with each character, e.g., {ab,bc,cd,da,ab,bd,de,ea,ac}. This change can be applied to either one or both of the history and the lookahead buffers. We evaluated three additional versions of our algorithm that differ based on which buffers are changed: both buffers changed (128\_2), one buffer changed (128\_1) and none changed (128\_0).

#### V. PIPELINED PARALLEL LZSS

We have extended our optimized parallel LZSS algorithm to work in a software pipeline across the CPU and GPU. This section describes the extension that leads to a fully pipelined LZSS suitable for compressing streaming data.

#### A. Computation overlap

In CULZSS algorithm, a portion of the work remains that must be handled by CPU after the GPU kernel executes on a given piece of data. This provides the opportunity to overlap GPU and CPU computation to better utilize the existing hardware in the system. The problem, however, is that the CPU computation is dependent on the GPU-generated data. In the GPU, the encoding information for the data needs to be identified and afterwards the data can be compressed with that information on the CPU. Our approach changes this limitation to an opportunity by dividing the data into chunks and processing them in a pipelined fashion. After the GPU finishes processing a chunk the post-CPU computation for that chunk is overlapped with the GPU computation on the next chunk, as illustrated in Figure 3.



Figure 3. Overlapping GPU and CPU computation

## B. The GPU processing pipeline

In order to fully utilize the cores on multi-core CPUs we use thread-level parallelism for the CPU portion of the pipeline.

The first idea is dividing the data into equal portions and assigning a thread for each portion. This data-parallel approach requires each CPU thread to access the GPU. Even though multiple concurrent CPU threads may access the GPU on the newer CUDA compute-capable devices [12],

it can result in significant performance degradation [15]. Additionally, this approach requires a synchronization step to serialize the GPU access by multiple threads, with a consequent negative performance impact.



Figure 4. GPU processing pipeline for streaming data flows

An alternative approach is assigning different tasks to CPU threads, instead of using all threads for each CPU task, effectively, using a task-parallel strategy, instead of a data-parallel approach. One thread is dedicated to handle communication with the GPU (GPU handler), another for post-GPU work (Post-GPU) that needs to be done on CPU, and a third for dispatching the compressed data to its destination (Final Process). A thread pool is used to reduce overheads. Figure 4 illustrates this design, which establishes a processing pipeline capable of compressing data arriving in a stream.

The pipeline can be refined based on available CPU cores. For example, we can add another thread to receive uncompressed data. We can also dedicate multiple threads to perform a single task, thus using a mixed data- and task-parallel approach, if needed. In our performance evaluations we use multiple data-parallel threads to perform the post-GPU task.

Multiple GPUs on the same machine are supported by NVIDIA through the Scalable Link Interface (SLI) technology<sup>1</sup>. Multi-GPU nodes are increasingly common on supercomputers. Our algorithm lends itself easily to such set ups. The pipeline described above can be easily scaled to communicate with the multiple GPUs. Our evaluation of the algorithm with two GPU cards showed nearly linear performance improvement, as Section VI discusses.

#### VI. PERFORMANCE EVALUATION

## A. Testbed configurations

To evaluate how well our implementations work, we used both the "Delta" GPU cluster in FutureGrid [16] and standalone machines in our lab. Each Delta cluster node has two Tesla C2075 cards and two Intel X5660 processors (6 physical, 12 logical cores) at 2.8GHz, 192 GB of memory, running Red Hat RHEL 6.2. The Tesla C2075 has 448 cores at a GPU clock speed of 1.15 GHz with a 5375 MBytes of global memory. They are running CUDA version 4.1.

The other machines consist of a GeForce GTX 480 card with CUDA version 4.1 installed on each machine with one AMD Phenom II X6 1100T processor (6 cores) running at

3.3 GHz. These machines are used to test the implementation on the GTX card, which has 480 GPU cores (slightly more than the Tesla C2075) and a faster clock speed (1.4 GHz), but smaller global memory (1535 MBytes).

#### B. Parallel implementations on CPU

Our serial CPU implementation of LZSS was mainly adapted from Dippersteins work [17]. We implemented a parallel CPU version of the LZSS algorithm using POSIX threads for comparison. Although, we note that the algorithm does not necessarily have to be better on the GPU for it to be useful in a streaming situation—as long as it delivers adequate throughput to sustain the pipeline, it serves to free up the CPU for other tasks, enabling the GPGPU to be used as a coprocessor.

Along with serial GZIP and ZLIB, we also used a parallel implementation of GZIP, called PIGZ, in our evaluation [18].

## C. Datasets

In our evaluation we used five datasets with different characteristics. The first is a collection of C source files. The second is maps of the state of Delaware. The third set is an English dictionary. The fourth is a tar ball of the Linux 2.6.39 kernel. The fifth is a data dump from the Iperf network performance tool, used to test streaming.

#### D. Results and analysis

1) Algorithm improvements: The results for matching function improvement and texture memory usage are shown in Figure 5. The improved matching function gave an 8.86% average increase in the throughput. With the use of the texture memory, the increase in the throughput becomes 15.67%. When we look at the specific buffer sizes and buffer counts, fewer large buffers lead to better throughput. The main reason for the better performance with larger buffers is that they give the GPU more data to consume and more opportunity to make use of the many-threaded architecture.

One interesting result is that the running time differences for different datasets in CULZSS [5] are eliminated by the use of state-based matching. Since the number of comparisons is fixed with our matching algorithm, the datasets with



Figure 5. Texture memory usage and updated matching step results

<sup>&</sup>lt;sup>1</sup>For more information www.geforce.com/hardware/technology/sli



Figure 6. Comparison of GTX 480 and Tesla C2075 benchmark results over five datasets and all six different CUDA versions



Figure 7. Overlapped computation results

similar compression ratios give similar throughputs. The improvements show an average of 5.63x better performance compared to CULZSS with the same datasets and buffer configurations.

Figure 6 shows the results of our search space and data structure choice to favor either the speed or the compression ratio. The figure consists both the FutureGrid Tesla experiments and our in-lab setup using GTX 480.

The leftmost group of bars are single GTX 480 results, the second group of bars are double GPU projected results for GTX 480. The following third and fourth bars show the FutureGrid Tesla results for single and double GPUs, respectively. The leftmost version uses a search buffer size of 512 bytes, which provides the highest compression. From left to right, the buffer size decreases to 128 bytes to favor faster compression. In each group, the rightmost three versions (128\_2, 128\_1, 128\_0) use 128-byte buffers and two-byte search steps, as described in Section IV-B.

For the more compressible datasets (Map and Iperf), GTX 480 results show 3507 Mbps average throughput on double GPU and 1753 Mbps on single GPU with a compression ratio (compressed/uncompressed) of 0.43. With the best compression ratio of 0.26, the throughput goes down to 505 Mbps and 252 Mbps for double and single GPU, respectively. The other datasets (C files, Dictionary and Linux tarball) result in a throughput of 1950 Mbps with 0.81 average compression ratio on double GPUs. With the best compression ratio of 0.51, the throughput goes down to 498 Mbps.

The Tesla C2075 gives a throughput of 2488 Mbps



Figure 8. Throughput and ratio change by different versions

for double GPU and 1249 Mbps for single GPU on the fastest option over the more compressible datasets. The best compression ratio version gives 334 Mbps and 172 Mbps for double and single GPU, respectively, with the same ratio as GTX 480.

Figure 7 shows the results for the computation overlap approach. For all the datasets, 16 or 32 overlapped chunks is the most beneficial configuration. After a pipeline depth of 32, the overhead of partitioning and overlapping dominates.

Figure 8 shows the percentage increase in the throughput and ratio of all the versions; fixing the buffer size 512 bytes version as the base case. It is clear that the percentage increase in the throughput is significantly faster than the increase in the ratio.

For both cards, the 128\_2 version has reduced performance with the same compression ratio as the 128 buffer version. The reason is that the one-step increment two-byte substring fix, as described in Section IV-B, is done on both buffers in that version. That fix generates the same number of searches as the original 128 bytes buffer search version. The additional cost of generating two-byte substrings for each character leads to a loss in performance, while the number of searches stays the same.

We mentioned the limiting factors of shared memory in the GPU architecture section. To verify that our program does not encounter any shared memory conflicts, we used the CUDA Visual profiler. Under memory throughput analysis tab, "11\_shared\_bank\_conflict" column reports the shared memory conflicts. The profiling of our program gives a zero value for that column, which shows there is no conflict. The profiler reports several feedback and metrics that is a good

source for performance tuning guidelines.

2) Decompression: The decompression results for each dataset are given in Figure 9. The decompression algorithm is the same for all versions and adapted directly from the decompression algorithm by Ozsov et al. [5]. In a compresssend-decompress scenario, if the decompression rate is not lower than the compression rate, the throughput of the whole compression process will not be bounded by decompression step. The results show that our decompression algorithm runs at an average of 1880 Mbps for single GPU, and 3700 Mbps for double GPU on GTX 480. On Tesla C2075, the single GPU throughput reaches an average of 1290 Mbps and 2522 Mbps for double GPU. These numbers are enough to sustain the compression rates given earlier. Additionally, the decompression results are very similar for different datasets, which shows that the running time of the decompression algorithm is not directly related to the data type or ratio.



Figure 9. Decompression results

3) Comparison with parallel CPU version: Figure 10 shows the comparison between serial CPU, parallel CPU, and CUDA implementations. The serial CPU version of the LZSS algorithm runs at an average throughput of 49.09 Mbps over all datasets with a faster compression option (buffer 128 bytes), and 22.46 Mbps throughput with a better compression ratio (buffer 512 bytes).

The parallelized version achieves the best performance at 24 threads, which is equivalent to the number of underlying CPU cores (a single Xeon 5660 has 6 physical / 12 logical cores). The context switching overhead dominates the performance at higher thread counts. In the best case, parallel CPU LZSS can achieve an average throughput of 769.62 Mbps at faster compression and 351.92 Mbps at higher compression. Comparing the ratios between the CPU and CUDA implementations shows that CUDA versions face a 2%-5% loss. The reason for that is the chunk distribution among CUDA thread blocks requires each block to generate its own history buffer and filling the history buffer for each block causes compression loss. Comparing the throughput shows our double GPU CUDA implementation can go up to 1703.21 Mbps throughput at faster compression and 501.41 Mbps at higher compression, achieving between 34x to 21x faster time than the serial implementation and 2.21x to 1.42x faster than the parallel version.



Figure 10. Serial LZSS, parallel LZSS, and CUDA LZSS comparison

4) Comparison with GZIP and ZLIB: GZIP and ZLIB are well known compressors [19], [20]. Both applications use the DEFLATE algorithm, which is a combination of LZ77 and Huffman coding algorithms. The results in Table I show that ZLIB and GZIP can compress any dataset better than the LZSS algorithm. This is because both the algorithms use the LZ77 algorithm, along with Huffman coding, which leads to a better compression ratio. The table also shows the results for the parallelized version of GZIP, called PGIZ.

The closest compression ratio for which we can compare our CUDA implementation to other compression programs is for the 512-byte buffer version, in which our algorithm achieves the highest compression. Comparing that version to serial GZIP and ZLIB, our code gives 1.18x and 5.95x better throughput, respectively. However, the parallel version of GZIP, PGIZ, can reach an average throughput of 1307 Mbps on two CPUs (24 threads). In comparison, the double-GPU version with higher compression ratio of our algorithm only achieves 491.83 Mbps throughput on average, making it 2.66x slower than PIGZ. On the other hand, opting for faster compression in our algorithm can result in 2x better performance than PIGZ—an option that does not exist in PGIZ.

Table I GZIP AND ZLIB RESULTS

| Thoughput   | C files | Tar ball | Dict    | Iperf   | Map     |
|-------------|---------|----------|---------|---------|---------|
| ZLIB        | 39.02   | 70.77    | 37.91   | 30.95   | 31.99   |
| GZIP serial | 227.15  | 222.46   | 221.02  | 209.62  | 173.79  |
| GZIP(12)    | 1190.70 | 1146.70  | 1199.06 | 1228.85 | 1145.41 |
| GZIP(24)    | 1296.20 | 1383.78  | 1376.34 | 1131.49 | 1349.14 |
| CUDA-buf512 | 248.07  | 251.48   | 248.08  | 256.00  | 249.91  |
| CUDA-128_0  | 972.70  | 984.33   | 969.17  | 1679.94 | 1827.84 |
| CUDA2-512   | 481.66  | 497.92   | 486.69  | 504.32  | 479.94  |
| CUDA2-128_0 | 1888.60 | 1948.98  | 1901.31 | 3309.48 | 3510.33 |
| Ratio       |         |          |         |         |         |
| ZLIB        | 0.19    | 0.21     | 0.35    | 0.17    | 0.14    |
| GZIP        | 0.19    | 0.21     | 0.19    | 0.17    | 0.15    |
| CUDA-buf512 | 0.51    | 0.51     | 0.51    | 0.25    | 0.28    |
| CUDA-128_0  | 0.79    | 0.82     | 0.82    | 0.46    | 0.41    |

#### VII. CONCLUSION AND FUTURE WORK

We have presented a pipelined parallel LZSS compression algorithm for GPUs, which is directed toward compressing streams of large data. Building on the earlier CULZSS algorithm, our GPU optimizations results in a 46.65% performance improvement. We then extended the algorithm by pipelining it, which showed encouraging performance in our experimental evaluation. This pipeline has six different levels, from fastest compression to high compression, which can meet varying requirements. Finally, compared to the serial and parallel CPU implementations of LZSS algorithm, our version performs better while maintaining a similar compression ratio.

Our experiments demonstrate that with the GTX 480 cards we can achieve better performance in all metrics compared with the Tesla C2075 cards because of the larger number of cores and better core clocks of GTX 480. One advantage that Tesla C2075 has over GTX 480 is its bigger memory capacity. However, our algorithm and benchmarks do not benefit from this additional availability of memory. The price tags also have a notable difference. The Tesla C2075 is priced at \$2099 and GTX 480 at \$200-\$250\frac{1}{2}. The discussion of the Tesla-specific features and comparison of different NVIDIA product lines are not within the scope of this paper, however, our benchmark results provide an interesting comparison of price-to-performance ratio of these two cards for lossless compression.

One of the planned future directions is to investigate the addition of Huffman coding to our approach. Using a DEFLATE-like algorithm will help increase the compression ratio that our algorithm can achieve. However, it will make the algorithm more challenging to pipeline. Also, we invested relatively less effort in studying decompression since it was not a limiting factor. However, with further improvements to compression stage, decompression might become the bottleneck and may need further study. Finally, the matching stage of the algorithm is the most time consuming part. For that reason, we believe that further improvements to that stage are likely to result in greatest overall benefit.

The algorithm and improvements to LZSS lossless compression on GPUs discussed in this paper are promising. Compared to serial CPU implementation, we achieved up to 34x better throughput and up to 2.21x better than the parallelized version. Our algorithm also compares favorably to the well known LZ-based compressors, GZIP and ZLIB. The results demonstrate that GPU-based LZSS lossless compression is effective and ready to leverage GPGPUs as compression coprocessors in streaming scenarios.

## REFERENCES

[1] J. Ziv and A. Lempel, "A universal algorithm for sequential data compression," *Information Theory, IEEE Transactions on*, vol. 23, no. 3, pp. 337–343, May 1977.

- [2] J. A. Storer and T. G. Szymanski, "Data compression via textual substitution," *J. ACM*, vol. 29, pp. 928–951, October 1982.
- [3] M. Burrows and D. Wheeler, "A block sorting lossless data compression algorithm," Digital Equipment Corporation, Tech. Rep. SRC-RR-124, 1994.
- [4] D. Huffman, "A Method for the Construction of Minimum-Redundancy Codes," *Proceedings of the IRE*, vol. 40, no. 9, pp. 1098–1101, Sept. 1952.
- [5] A. Ozsoy and M. Swany, "CULZSS: LZSS Lossless Data Compression on CUDA," in Workshop on Parallel Programming on Accelerator Clusters, 2011, pp. 403–411.
- [6] A. Balevic, "Parallel variable-length encoding on GPGPUs," in *Proceedings of the 2009 International conference on Par*allel processing, ser. Euro-Par'09, 2010, pp. 26–35.
- [7] W. Fang, B. He, and Q. Luo, "Database compression on graphics processors," *Proc. VLDB Endow.*, vol. 3, no. 1-2, pp. 670–680, Sept. 2010.
- [8] M. A. O'Neil and M. Burtscher, "Floating-Point Data Compression at 75 Gb/s on a GPU," in 4th Workshop on General Purpose Processing on GPUs, March 2011.
- [9] R. L. Cloud, M. L. Curry, H. L. Ward, A. Skjellum, and P. Bangalore, "Accelerating Lossless Data Compression with GPUs," *CoRR*, vol. abs/1107.1525, 2011.
- [10] R. A. Patel, Y. Zhang, J. Mak, A. Davidson, and J. D. Owens, "Parallel Lossless Data Compression on the GPU," in *Proceedings of Innovative Parallel Computing*, May 2012.
- [11] D. B. Kirk and W.-m. W. Hwu, Programming Massively Parallel Processors: A Hands-on Approach, 1st ed. San Francisco, CA, USA: Morgan Kaufmann Pub. Inc., 2010.
- [12] NVIDIA, CUDA C Programming Guide, 2012.
- [13] D. Kirk, "NVIDIA CUDA software and GPU Parallel Computing Architecture," in *Proceedings of the 6th international symposium on Memory management*, 2007, pp. 103–104.
- [14] S. Ryoo, C. I. Rodrigues, S. S. Baghsorkhi, S. S. Stone, D. B. Kirk, and W.-m. W. Hwu, "Optimization principles and application performance evaluation of a multithreaded GPU using CUDA," in *Proceedings of the 13th ACM SIGPLAN Symposium on Principles and practice of parallel program*ming, 2008, pp. 73–82.
- [15] S. Han, K. Jang, K. Park, and S. Moon, "PacketShader: a GPU-accelerated software router," SIGCOMM Comput. Commun. Rev., vol. 40, no. 4, pp. 195–206, Aug. 2010.
- [16] FutureGrid, Delta User Manual, Retrieved June 14, 2012 from https://portal.futuregrid.org/manual/delta.
- [17] LZSS (LZ77) Discussion and Implementation, Retrieved April 14, 2011 from http://michael.dipperstein.com/lzss/index.html.
- [18] Pigz, Retrieved June 20, 2012 from http://zlib.net/pigz/.
- [19] Gzip, Retrieved June 20, 2012 from http://www.gzip.org/.
- [20] ZLIB, Retrieved June 20, 2012 from http://www.zlib.net/.

<sup>&</sup>lt;sup>1</sup>All prices are from Amazon.com, June 2012